

# HI-6250

MIL-STD-1553 Simple System Remote Terminal (SSRT)

December 2019



## HOLT INTEGRATED CIRCUITS 2

#### 1. Overview

The HI-6250CQ family is a fully integrated and dual redundant MIL-STD-1553 Simple System Remote Terminal (SSRT) solution which includes 1553 protocol and dual transceivers in a single package. The device is a direct pin compatible drop-in replacement for the Data Device Corporation (DDC<sup>®</sup>) Enhanced Mini-ACE<sup>®</sup> SSRT family of MIL-STD-1553 Terminals.

#### 1.1. Simple System Remote Terminal (SSRT)

The SSRT provides a MIL-STD-1553 Remote Terminal interface for a simple system that doesn't have or usually require a microprocessor. It therefore provides a lower cost alternative to a traditional RT-only device with a microprocessor host interface. Communication is achieved via a DMA interface with a handshake data transfer mechanism. The device includes a 32-word deep FIFO for received messages and supports all MIL-STD-1553 message types, including mode codes. Any subset of the possible 1553 commands may be optionally illegalized by utilizing an illegalization table in an external RAM, or on a command-by-command basis by asserting the ILLEGAL input signal.

The RT will ignore invalid commands and only valid words will be stored in the FIFO. In addition, the device has a number of output signals which provide real-time status monitoring for events such as message errors, handshake failure, loopback test failure or transmitter timeout.

The RT address and parity are programmed directly via six input pins. An additional input signal is available to internally latch the RT address and an output signal is provided to indicate a parity error.

The SSRT provides an autonomous built-in self-test capability, which is automatically initiated following power turn-on or after the terminal has received an "Initiate Self-Test" mode command. The built-in self-test may be disabled via the auto-configuration feature, which also allows various other features to be enabled or disabled at start-up.

Note: DDC<sup>®</sup>, Mini-ACE®, Enhanced Mini-ACE®, Micro-ACE®, Mini-ACE® Mark3 and Total-ACE® are registered trademarks of Data Device Corporation, Bohemia, NY, USA. There is no affiliation between Data Device Corporation and Holt Integrated Circuits Inc.

#### 1.2. Features

- Fully Integrated Remote Terminal including dual 5V transceivers
- MIL-STD-1553A/B/1760 Compliant
- 32-Word Internal FIFO with burst mode capability
- 16-Bit DMA Interface
- External RT Address Inputs
- Built-in Self-Test
- Auto-Configuration Capability
- -40°C to +85°C or -55°C to +125°C
- 72-Pin Hermetic Gull Wing Package
  - 25.4mm x 25.4mm x 3.6mm

#### 1.3. Application Benefits

- Simplified Board Design and Layout
- Third Party RT Validated
- Single Die for Improved Reliability
- Cost Effective Direct Drop-in Replacement for DDC<sup>®</sup> Enhanced Mini-ACE<sup>®</sup> SSRT Family

#### 1.4. Cross Reference Guide

| Holt P/N    | DDC <sup>®</sup> P/N |
|-------------|----------------------|
| HI-62505CQx | BU-61703G3-xxx       |
| HI-02505CQX | BU-61705G3-xxx       |
|             | BU-61703G4-xxx       |
| HI-62506CQx | BU-61705G4-xxx       |



#### 1.5. Block Diagram

#### 1.6. Loopback Test

The SSRT automatically performs a digital loopback self-test following every non-broadcast message and checks the message for validity. The internal receiver for the same bus is independent from the encoder logic used for bus transmission and the receiver detects and decodes the received replica of the transceiver's own transmission. The digital signal paths used for encoding and transmission (as well as reception and decoding) are fully tested without involving the external MIL-STD-1553 bus. If the loopback test fails, the Terminal Flag bit will be set in the SSRT status word for the next non-broadcast message.

#### 1.7. Protocol Self-Test

The SSRT has the ability to perform a self-test of its internal protocol logic, including all registers and the internal FIFO. The test duration is about 32,000 clock cycles. During self-test, the SSRT will not respond to any messages received from the 1553 bus.

The protocol self-test may be run at power-up by asserting both the RSTBITEN input signal and Auto Configuration Parameter bit 5 to logic "1". The self-test will also be run if the device receives an Initiate Self-Test mode command from the 1553 bus.

If the protocol self-test fails, the Terminal Flag bit will be set in the SSRT status word. The BISTF, bit 8 in the BIST Word will also be set and the SSRT's RTFAIL output signal will be asserted to logic "0".

#### 1.8. Built-In Self-Test (BIST) Word

The SSRT automatically populates a Built-In Self-Test Word, whose bits will read logic "1" to reflect errors flagged by the device. This word will be transmitted to the BC following a "Transmit BIT Word" mode command. The BIST word bit descriptions are provided below in Table 1.

| Bit No.  | Mnemonic | R/W | Reset | Bit Description                                                                                                                                            |
|----------|----------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 (MSB) | тхто     | R   | 0     | Transmitter Timed Out.<br>The transmitter timeout of 660.5µs was exceeded.                                                                                 |
| 14       | LBFB     | R   | 0     | Loopback Test Failure B.<br>A loopback failure occurred on Bus B.                                                                                          |
| 13       | LBFA     | R   | 0     | Loopback Test Failure A.<br>A loopback failure occurred on Bus A.                                                                                          |
| 12       | HSF      | R   | 0     | This bit will be set if the system fails to assert a Data Transfer Grant DTGRT within 10µs of the SSRT requesting a data transfer (DTREQ asserted).        |
| 11       | TXSDB    | R   | 0     | Transmitter Shutdown B.<br>A Transmitter Shutdown mode command was received on Bus A. This<br>mode command shuts down the transmitter of the inactive bus. |
| 10       | TXSDA    | R   | 0     | Transmitter Shutdown A.<br>A Transmitter Shutdown mode command was received on Bus B. This<br>mode command shuts down the transmitter of the inactive bus. |
| 9        | TFINH    | R   | 0     | Terminal Flag Inhibited.<br>An Inhibit Terminal Flag mode command was received.                                                                            |
| 8        | BISTF    | R   | 0     | BIST Test Fail.<br>The device failed its internal Built-In Self-Test routine.                                                                              |
| 7        | DWCH     | R   | 0     | Data Word Count High.<br>The number of data words received in the last message was higher<br>than expected.                                                |
| 6        | DWCL     | R   | 0     | Data Word Count Low.<br>The number of data words received in the last message was lower<br>than expected.                                                  |
| 5        | SNYCF    | R   | 0     | Incorrect Sync Received.<br>A command sync bit was detected in a data word.                                                                                |
| 4        | INVW     | R   | 0     | Invalid Word Received                                                                                                                                      |

Table 1. Internal Built-in Self Test (BIST) Word Definition

| Bit No.  | Mnemonic        | R/W | Reset | Bit Description                                                                                                                                                                                 |
|----------|-----------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |                 |     |       | RT-to-RT Gap / Sync / Address Error.                                                                                                                                                            |
| 3        | RTRTE           | R   | 0     | If the device is the receiving RT in an RT-to-RT transfer, this bit will be set if there is a gap time error (gap less than $2\mu$ s), incorrect sync or format error, or incorrect RT address. |
|          |                 |     |       | RT-to-RT Timeout Error.                                                                                                                                                                         |
| 2        | 2 RTRTTO F      |     | 0     | This bit will be set if the allowed RT-to-RT response time of about $17\mu s$ is exceeded.                                                                                                      |
|          |                 |     |       | RT-to-RT Command Word Error .                                                                                                                                                                   |
| 1        | 1 RTRTCWE R     |     | 0     | If the device is the receiving RT in an RT-to-RT transfer, this bit will be set if there is an error in the Transmit Command Word, e.g. $T/\overline{R}$ bit is not logic "1".                  |
| 0 (I SB) | 0 (LSB) RXCWE R |     | 0     | Received Command Word Error.                                                                                                                                                                    |
|          |                 |     | 0     | This bit will be set if there is an error in a received Command Word.                                                                                                                           |

#### **1.9.** Auto-Configuration

Auto-Configuration is controlled using the AUTO\_CFG input signal and allows six optional features to be enabled or disabled. Enabling or disabling each feature is controlled by the Auto-Configuration Parameters described below in Table 2.

If AUTO\_CFG is connected to logic "1", then the auto-configuration is disabled and the six configuration parameters will be their default values of logic "1".

If AUTO\_CFG is connected to logic "0", then the configuration parameters are transferred over the data lines D5-D0 using a DMA data transfer.

| Bit No. | Mnemonic                   | R/W | Default | Bit Description                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|----------------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F       | DIST                       | DAA | 1       | If RTSTF is logic "1" (default) then the RT will go online if the Built-<br>In Self-Test fails.                                                                                                                                                                                                                                                                                                             |
| 5       | RTSTF                      | R/W | 1       | If RTSTF is logic "0", then the RT will go online only if the Built-In Self-Test passes.                                                                                                                                                                                                                                                                                                                    |
| 4       | TFLBKF                     | R/W | 1       | If TFLBKF is logic "1" (default), then the Terminal Flag bit will be set in the SSRT status word for the next non-broadcast message.                                                                                                                                                                                                                                                                        |
| 4       | IFLDKF                     |     | Ι       | If TFLBKF is logic "0", then the Terminal Flag bit will not be set in the SSRT status word.                                                                                                                                                                                                                                                                                                                 |
| 3       | 15520                      |     | 1       | If 1553B is logic "1" (default), then the SSRT operates in MIL-STD-1553B mode.                                                                                                                                                                                                                                                                                                                              |
| 5       | 1553B R/W 1 If 1553E mode. |     | Ι       | If 1553B is logic "0", then the SSRT operates in MIL-STD-1553A mode.                                                                                                                                                                                                                                                                                                                                        |
| 2       | SUB30                      | R/W | 1       | If SUB30 is logic "1" (default), then all data words for a receive command to subaddress 30 will be stored in the internal FIFO and not transferred to the external system. When a transmit command is subsequently received for subaddress 30, the data words will be read directly from the FIFO, instead of the external system.                                                                         |
|         |                            |     |         | If SUB30 is logic "0", then all data words for a receive command to subaddress 30 will be transferred to the external system.                                                                                                                                                                                                                                                                               |
| 1       | BURST                      | R/W | 1       | If BURST is logic "1" (default), then Burst Mode is enabled. In<br>Burst Mode, for a receive message, all received data words<br>will be first stored in the internal FIFO and sent to the external<br>system contiguously following reception of the last data word.<br>If BURST is logic "0", Burst Mode is disabled. Each received<br>data word is transferred to the external system as it is received, |
|         |                            |     |         | requiring a DMA handshake for each data word.                                                                                                                                                                                                                                                                                                                                                               |
| 0 (LSB) | BIST                       | R/W | 1       | If both the RSTBITEN input signal and the BIST parameter are logic "1" (default), then the SSRT will run the Built-In Self-Test on power-up following the rising edge of MSTCLR.                                                                                                                                                                                                                            |
|         |                            |     |         | If etiher RSTBITEN or BIST are logic "0", then Built-In Self-Test is disabled.                                                                                                                                                                                                                                                                                                                              |

Table 2. Auto-Configuration Parameters

#### 1.10. Clock Input

The supported clock frequencies are selected by the input signals CLK\_SEL\_1 and CLK\_SEL\_0, as shown in Table 3.

| CLK_SEL_1 | CLK_SEL_0 | Clock Frequency |
|-----------|-----------|-----------------|
| 0         | 0         | 10 MHz          |
| 0         | 1         | 20 MHz          |
| 1         | 0         | 12 MHz          |
| 1         | 1         | 16 MHz          |

Table 3. Clock Frequency Selection

## 2. Timing Diagrams



**NOTE:** \* L\_BRO and  $T/\overline{R}$  show the same waveform.

Figure 1. DMA Write Transfer (Burst Mode) Timing for Two Data Words

|      | Description                                         | Clock  | Response @ 5V |      |      | Resp |      |      |       |
|------|-----------------------------------------------------|--------|---------------|------|------|------|------|------|-------|
| Time | · · · · · · · · · · · · · · · · · · ·               |        | Min.          | Тур. | Max. | Min. | Тур. | Max. | Units |
| t1   | CLOCK IN rising edge to DTREQ falling edge          | All    |               |      | 40   |      |      | 40   | ns    |
| t2   | DTREQ falling edge to DTGRT falling edge            | All    |               |      | 10   |      |      | 10   | μs    |
| t3   | DTGRT low setup time to CLOCK IN rising edge        | All    | 10            |      |      | 15   |      |      | ns    |
| t4   | CLOCK IN rising edge to DTACK falling edge          | All    |               |      | 40   |      |      | 40   | ns    |
| t5   | DTGRT hold time from DTACK falling edge             | All    |               |      | 30   |      |      | 30   | ns    |
| t6   | CLOCK IN rising edge to DTREQ and DTACK rising edge | All    |               |      | 30   |      |      | 40   | ns    |
|      |                                                     | 20 MHz | 290           | 300  |      | 290  | 300  |      | ns    |
| t7   | DTACK low pulse width                               | 16 MHz | 365           | 375  |      | 365  | 375  |      | ns    |
|      | DTACK low pulse width                               | 12 MHz | 490           | 500  |      | 490  | 500  |      | ns    |
|      |                                                     | 10 MHz | 590           | 600  |      | 590  | 600  |      | ns    |
| t8   | CLOCK IN rising edge to MEMWR falling edge          | All    |               |      | 40   |      |      | 40   | ns    |
| t9   | CLOCK IN rising edge to MEMWR rising edge           | All    |               |      | 30   |      |      | 40   | ns    |
|      |                                                     | 20 MHz | 40            | 50   |      | 40   | 50   |      | ns    |
| t10  | MEMWR low pulse width                               | 16 MHz | 52.5          | 62.5 |      | 52.5 | 62.5 |      | ns    |
|      |                                                     | 12 MHz | 73.3          | 83.3 |      | 73.3 | 83.3 |      | ns    |
|      |                                                     | 10 MHz | 90            | 100  |      | 90   | 100  |      | ns    |
|      |                                                     | 20 MHz | 60            |      |      | 60   |      |      | ns    |
| t11  | CWC setup time to MEMWR falling edge (first         | 16 MHz | 85            |      |      | 85   |      |      | ns    |
|      | word only)                                          | 12 MHz | 127           |      |      | 127  |      |      | ns    |
|      |                                                     | 10 MHz | 160           |      |      | 160  |      |      | ns    |
| t12  | Data output hold time from CLOCK IN rising edge     | All    | 10            |      |      | 15   |      |      | ns    |
| t13  | CLOCK IN rising edge delay to output data valid     | All    |               |      | 40   |      |      | 40   | ns    |
|      |                                                     | 20 MHz | 10            |      |      | 10   |      |      | ns    |
| t14  | Data output setup time to MEMWR falling             | 16 MHz | 22            |      |      | 22   |      |      | ns    |
|      | edge                                                | 12 MHz | 43            |      |      | 43   |      |      | ns    |
|      |                                                     | 10 MHz | 60            |      |      | 60   |      |      | ns    |

Table 4. DMA Write (Burst Mode) Timing for two data words

|      | Description                                           | Clock     | Response @ 5V |      |      | Response @ 3.3V |      |      |         |  |
|------|-------------------------------------------------------|-----------|---------------|------|------|-----------------|------|------|---------|--|
| Time | Description                                           | Frequency | Min.          | Тур. | Max. | Min.            | Тур. | Max. | - Units |  |
|      |                                                       | 20 MHz    | 20            |      |      | 10              |      |      | ns      |  |
| t15  | Data output and CWC hold time from $\overline{MEMWR}$ | 16 MHz    | 33            |      |      | 23              |      |      | ns      |  |
| 115  | rising edge                                           | 12 MHz    | 53            |      |      | 43              |      |      | ns      |  |
|      |                                                       | 10 MHz    | 70            |      |      | 60              |      |      | ns      |  |
|      |                                                       | 20 MHz    | 10            |      |      | 10              |      |      | ns      |  |
| t16  | CWC setup time to MEMWR falling edge                  | 16 MHz    | 23            |      |      | 23              |      |      | ns      |  |
|      | (except first word)                                   | 12 MHz    | 43            |      |      | 43              |      |      | ns      |  |
|      |                                                       | 10 MHz    | 60            |      |      | 60              |      |      | ns      |  |
|      | DTGRT falling edge to DTACK falling edge              | 20 MHz    |               |      | 100  |                 |      | 105  | ns      |  |
| t17  |                                                       | 16 MHz    |               |      | 113  |                 |      | 118  | ns      |  |
|      |                                                       | 12 MHz    |               |      | 133  |                 |      | 138  | ns      |  |
|      |                                                       | 10 MHz    |               |      | 150  |                 |      | 155  | ns      |  |
| t18  | CLOCK IN rising edge delay to output data tri-state   | All       |               |      | 40   |                 |      | 40   | ns      |  |
| t19  | CLOCK IN rising edge to GBR falling edge              | All       |               |      | 40   |                 |      | 40   | ns      |  |
|      |                                                       | 20 MHz    | 90            | 100  |      | 90              | 100  |      | ns      |  |
| t20  | GBR low pulse width                                   | 16 MHz    | 115           | 125  |      | 115             | 125  |      | ns      |  |
| 120  |                                                       | 12 MHz    | 157           | 167  |      | 157             | 167  |      | ns      |  |
|      |                                                       | 10 MHz    | 190           | 200  |      | 190             | 200  |      | ns      |  |
| t21  | INCMD rising edge from CLOCK IN rising edge           | All       |               |      | 30   |                 |      | 40   | ns      |  |



**NOTE:** \* L\_BRO and  $T/\overline{R}$  show the same waveform.

Figure 2. DMA Read Transfer Timing (Single Word)

| <b></b> | Description                                                | Clock     | Response @ 5V |      |      | Response @ 3.3V |      |      | Unite |
|---------|------------------------------------------------------------|-----------|---------------|------|------|-----------------|------|------|-------|
| Time    | Description                                                | Frequency | Min.          | Тур. | Max. | Min.            | Тур. | Max. | Units |
| t1      | CLOCK IN rising edge to DTREQ falling edge                 | All       |               |      | 40   |                 |      | 40   | ns    |
| t2      | DTREQ falling edge to DTGRT falling edge                   | All       |               |      | 10   |                 |      | 10   | μs    |
| t3      | DTGRT low setup time to CLOCK IN rising edge               | All       |               |      | 10   |                 |      | 10   | ns    |
| t4      | CLOCK IN rising edge to DTACK falling edge                 | All       |               |      | 40   |                 |      | 40   | ns    |
| t5      | DTGRT hold time from DTACK falling edge                    | All       |               |      | 30   |                 |      | 30   | ns    |
|         |                                                            | 20 MHz    |               |      | 100  |                 |      | 105  | ns    |
| t6      | DTGRT falling edge to DTACK falling edge                   | 16 MHz    |               |      | 113  |                 |      | 118  | ns    |
|         |                                                            | 12 MHz    |               |      | 133  |                 |      | 138  | ns    |
|         |                                                            | 10 MHz    |               |      | 150  |                 |      | 155  | ns    |
|         |                                                            | 20 MHz    |               | 200  |      |                 | 200  |      | ns    |
| t7      | DTACK low pulse width                                      | 16 MHz    |               | 250  |      |                 | 250  |      | ns    |
|         |                                                            | 12 MHz    |               | 333  |      |                 | 333  |      | ns    |
|         |                                                            | 10 MHz    |               | 400  |      |                 | 400  |      | ns    |
| t8      | CLOCK IN rising edge to MEMOE falling edge                 | All       |               |      | 40   |                 |      | 40   | ns    |
|         |                                                            | 20 MHz    |               | 150  |      |                 | 150  |      | ns    |
| t9      | MEMOE low pulse width                                      | 16 MHz    |               | 188  |      |                 | 188  |      | ns    |
| 19      | MEMOE low pulse width                                      | 12 MHz    |               | 250  |      |                 | 250  |      | ns    |
|         |                                                            | 10 MHz    |               | 300  |      |                 | 300  |      | ns    |
| t10     | CLOCK IN rising edge to DTREQ, DTACK and MEMOE rising edge | All       |               |      | 30   |                 |      | 40   | ns    |
|         |                                                            | 20 MHz    | 60            |      |      | 60              |      |      | ns    |
| 144     |                                                            | 16 MHz    | 85            |      |      | 85              |      |      | ns    |
| t11     | CWC setup time to MEMOE falling edge                       | 12 MHz    | 127           |      |      | 127             |      |      | ns    |
|         |                                                            | 10 MHz    | 160           |      |      | 160             |      |      | ns    |
|         |                                                            | 20 MHz    |               |      | 80   |                 |      | 70   | ns    |
| 140     | Input data valid delay from falling edge of                | 16 MHz    |               |      | 105  |                 |      | 95   | ns    |
| t12     | MEMOE                                                      | 12 MHz    |               |      | 146  |                 |      | 136  | ns    |
|         |                                                            | 10 MHz    |               |      | 180  |                 |      | 170  | ns    |

## **Timing Diagrams**

| Time Description |      | Description                                    | Clock     | Resp | onse | @ 5V | Response @ 3.3V |      |      | Unito |
|------------------|------|------------------------------------------------|-----------|------|------|------|-----------------|------|------|-------|
|                  | Time | Description                                    | Frequency | Min. | Тур. | Max. | Min.            | Тур. | Max. | Units |
|                  | t13  | Data input hold time from CLOCK IN rising edge | All       | 30   |      |      | 30              |      |      | ns    |

#### 3. Pin Diagrams



Notes:

1. Prefix "n" denotes an inverted or negative signal, e.g. nMSTCLR =  $\overline{\text{MSTCLR}}$ , etc.

Figure 3. HI-6250xCQx Gull Wing Package Pinouts

## 4. Pin Descriptions

Table 6. Power and Ground

| Signal Name      | Function     | Description                                                                          |
|------------------|--------------|--------------------------------------------------------------------------------------|
| +VCC-A           | Power Supply | +5.0V DC power supply for Bus A transceiver.                                         |
| +VCC-B           | Power Supply | +5.0V DC power supply for Bus B transceiver.                                         |
| +V_LOGIC         | Power Supply | DC power supply for digital logic. This pin supports both 3.3V or 5V logic supplies. |
| GND Power Supply |              | Power supply ground.                                                                 |

#### Table 7. MIL-STD-1553 Isolation Transformer Connections

| Signal Name | Function   | Description                                                  |
|-------------|------------|--------------------------------------------------------------|
| TX/RX-A     | Analog I/O | Bi-directional Bus A interface to external MIL-STD-1553      |
| TX/RX-A     | Analog I/O | isolation transformer. Observe positive / negative polarity. |
| TX/RX-B     | Analog I/O | Bi-directional Bus B interface to external MIL-STD-1553      |
| TX/RX-B     | Analog I/O | isolation transformer. Observe positive / negative polarity. |

| Signal Name             | Function                       | Description                                                                                                                                                                                                                                       |
|-------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15 (MSB) - D0<br>(LSB) | Data inputs or<br>Data outputs | Bi-directional data bus for host read/write operations on registers and RAM.                                                                                                                                                                      |
| L_BRO                   | Digital Output                 | This output signal indicates receipt of a broadcast command (logic "1").<br>If a non-broadcast command is received, this signal will logic "0".                                                                                                   |
| T/R                     | Digital Output                 | This output signal indicates if a received command is a transmit command (logic "1") or a receive command (logic "0").                                                                                                                            |
| SA4 - SA0               | Digital Outputs                | These 5 output signals indicate the value of the subaddress in the received command word                                                                                                                                                          |
|                         |                                | Initially, when a new command word is received, output signals WC[4:0] will indicate the value of the Word Count or Mode Code field of the received command word.                                                                                 |
| WC4 – WC0               | C4 – WC0 Digital Outputs       | For Mode Code commands, the value of the mode code field will be latched until the next command word is received.                                                                                                                                 |
|                         |                                | For non-Mode Code commands, the WC[4:0] signals will be updated to reflect the current data word count as each data word is transferred to the system (receive command) or read from the system and transferred to the device (transmit command). |

| Table 8. | Data and | Command/Address Busses |
|----------|----------|------------------------|
|----------|----------|------------------------|

### Table 9. DMA Interface Signals

| Signal Name | Function       | Description                                                                                                                                                                                |
|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DTREQ       | Digital Output | This active low output is a handshake signal used by the device to request access to the external data bus. The handshake is complete when the DTGRT input signal is asserted in response. |
| DTGRT       | Digital Input  | This input signal completes the handshake following a DTREQ request and is asserted to indicate that control of the data bus has been released to the device.                              |
| DTACK       | Digital Output | This active low output is asserted to acknowledge a data transfer grant (DTGRT) and indicates that the device has accepted control of the external data bus D[15:0].                       |
| HS_FAIL     | Digital Output | Handshake Fail.<br>This output signal will be asserted <u>low wh</u> en a DTGRT (Data Transfer Grant) signal<br>is not received in time following a DTREQ (Data Transfer Request).         |
| MEMOE       | Digital Output | This signal will be asserted low for three clock cycles as each data word is read from the external system.                                                                                |
| MEMWR       | Digital Output | This signal will be asserted low during write cycles to the external system.                                                                                                               |

| Signal Name | Function       | Description                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTAD4 (MSB) | Digital Input  |                                                                                                                                                                                                                                                                                                                                                              |
| RTAD3       | Digital Input  |                                                                                                                                                                                                                                                                                                                                                              |
| RTAD2       | Digital Input  | RT Address Input signals.                                                                                                                                                                                                                                                                                                                                    |
| RTAD1       | Digital Input  |                                                                                                                                                                                                                                                                                                                                                              |
| RTAD0 (LSB) | Digital Input  |                                                                                                                                                                                                                                                                                                                                                              |
| RTADP       | Digital Input  | Remote Terminal Address Parity.<br>Used to provide odd parity for the RT address on RTAD[4:0].                                                                                                                                                                                                                                                               |
| RT_AD_LAT   | Digital Input  | RT Address Latch.<br>This input signal is used to control how the RT address is latched internally. If<br>RT_AD_LAT is logic "0", then the RT address and parity will simply track RTAD4:0<br>and RTADP inputs.<br>If RT_AD_LAT transitions from logic "0" to logic "1", the values on RTAD4:0 and<br>RTADP will be latched on the rising edge of RT_AD_LAT. |
| RT_AD_ERR   | Digital Output | If this output is logic "0", it indicates the correct parity was not provided between RTAD[4:0] and RTADP inputs.<br>If this output is logic "1", correct (odd) parity was provided between RTAD[4:0] and RTADP inputs.                                                                                                                                      |

#### Table 10. RT Address

| Signal Name           | Function      | Description                                                                                                                                                                                                                                                                     |
|-----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ILLEGAL Digital Input |               | Commands may be illegalized on an individual basis by asserting this input (logic "0").<br>In this case, the Message Error bit in the transmitted RT Status Word will be logic "1".<br>If this input is logic "1", the Message Error bit in the transmitted RT Status Word will |
|                       |               | remain logic "0".                                                                                                                                                                                                                                                               |
| SRV_RQST              | Digital Input | If this input is logic "0", the Service request bit in the transmitted RT Status Word will be logic "1".                                                                                                                                                                        |
|                       |               | If this input is logic "1", the Service request bit in the transmitted RT Status Word will be logic "0".                                                                                                                                                                        |
| SSFLAG                | Digital Input | If asserted (logic "0"), the Subsystem Flag bit will be set in the transmitted RT Status Word.                                                                                                                                                                                  |
| BUSY                  | Digital Input | If asserted (logic "0"), the Busy bit will be set to logic "1" in the transmitted RT Status Word.                                                                                                                                                                               |

| Table 11. | RT | Status | Word | Inputs |
|-----------|----|--------|------|--------|
|-----------|----|--------|------|--------|

### Table 12. RT Status Signals

| Signal Name | Function       | Description                                                                                                                               |
|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|
|             | Digital Output | This output signal will be logic "1" when the RT is active and communicating with the MIL-STD-1553 bus.                                   |
| RTACTIVE    | Digital Output | This signal will remain logic "0" while the RT is executing a built-in self test or during auto configuration.                            |
| INCMD       | Digital Output | INCMD is asserted low whenever a message is in progress.                                                                                  |
| GBR         | Digital Output | This output signal will be asserted low for two clock cycles whenever a valid command is received and transferred to the external system. |
|             |                | This output signal will be asserted low to indicate the RT detected a message error on the 1553 bus.                                      |
| MSG_ERR     | Digital Output | MSG_ERR will be <u>cleared (logic</u> "1") when the next valid command is received or upon assertion of MSTCLR.                           |
| RT_FAIL     | Digital Output | This output signal will be asserted low when the RT failed its built-in self-test.                                                        |

| Signal Name | Function          | Description                                                                                                                                                                                                                                                 |                                                                                                                                                          |                                 |  |  |
|-------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--|--|
| MSTCLR      | Digital Input     | Active low Reset input.                                                                                                                                                                                                                                     |                                                                                                                                                          |                                 |  |  |
| AUTO_CFG    | Digital Input     | If this input is logic "0", then auto configuration is enabled.<br>Auto configuration is performed following assertion of MSTCLR by a DMA read<br>transfer over data bus inputs D[5:0].<br>If this input is logic "0", then auto configuration is disabled. |                                                                                                                                                          |                                 |  |  |
| BRO_ENA     | Digital Input     |                                                                                                                                                                                                                                                             | Broadcast Enable.<br>Setting this bit to logic "1" will enable broadcast commands, i.e. RT address 31 will be<br>recognized as the broadcast subaddress. |                                 |  |  |
| TX_INH      | Digital Input     | Setting this input to logic "1" will force both BUS A and BUS B transmitters to shutdown.                                                                                                                                                                   |                                                                                                                                                          |                                 |  |  |
|             |                   | 20 MHz, 16 MHz, 12 MHz,<br>The frequency must be spe<br>follows:                                                                                                                                                                                            | 1 6                                                                                                                                                      | nal.<br>and CLK_SEL_0 inputs as |  |  |
|             | _IN Digital Input | CLK_SEL_1 Input                                                                                                                                                                                                                                             | CLK_SEL_0 Input                                                                                                                                          | Frequency                       |  |  |
| CLOCK_IN    |                   | 0                                                                                                                                                                                                                                                           | 0                                                                                                                                                        | 10 MHz                          |  |  |
|             |                   | 0                                                                                                                                                                                                                                                           | 1                                                                                                                                                        | 20 MHz                          |  |  |
|             |                   | 1                                                                                                                                                                                                                                                           | 0                                                                                                                                                        | 12 MHz                          |  |  |
|             |                   | 1                                                                                                                                                                                                                                                           | 1                                                                                                                                                        | 16 MHz                          |  |  |

| Table 13. | Reset and | Control | Inputs |
|-----------|-----------|---------|--------|
|-----------|-----------|---------|--------|

## 5. Electrical Characteristics

#### 5.1. Absolute Maximum Ratings

|                               | Logic +5V or +3.3V | -0.3 V to +6.0 V |
|-------------------------------|--------------------|------------------|
| Supply voltages               | RAM +5V            | -0.3 V to +6.0 V |
|                               | Transceivers +5V   | -0.3 V to +7.0 V |
| Logic input voltage range     |                    | -0.3 V to +6.0 V |
| Receiver differential voltage |                    | 10 Vp-р          |
| Solder Temperature (reflow)   |                    | 260°C            |
| Junction Temperature          | 175°C              |                  |
| Storage Temperature           |                    | -65°C to +150°C  |

#### 5.2. Recommended Operating Conditions

| Paran             | I                 | Unit |     |      |    |
|-------------------|-------------------|------|-----|------|----|
| Falan             | Min               | Тур  | Мах | Unit |    |
| Supply Voltagoo   | Logic             | 3.0  | 3.3 | 5.5  | V  |
| Supply Voltages   | 5.0V Transceivers | 4.75 | 5.0 | 5.25 | V  |
| Tomporaturo Bongo | Industrial        | -40  |     | 85   | °C |
| Temperature Range | Extended          | -55  |     | 125  | °C |

#### 5.3. DC Electrical Characteristics

 $T_A$  = Operating Temperature Range

|                                    |                                                     |                    |                                                                                               | Limits |     |      |                 |
|------------------------------------|-----------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------|--------|-----|------|-----------------|
| Paramete                           | rs                                                  | Symbol             | Conditions                                                                                    | Min    | Тур | Мах  | Unit            |
| Power Supply                       |                                                     |                    |                                                                                               |        |     |      |                 |
|                                    | Logic                                               | V <sub>Logic</sub> |                                                                                               | 3.0    | 3.3 | 5.5  | V               |
| Operating Supply Voltages          | 5.0V Transceivers                                   | V <sub>DD</sub>    |                                                                                               | 4.75   | 5.0 | 5.25 | V               |
|                                    |                                                     | I <sub>CC1</sub>   | Not Transmitting                                                                              | -      | -   | 15   | mA              |
| Power Supply Current<br>See Note 1 | V <sub>LOGIC</sub> = 3.3V<br>V <sub>DD</sub> = 5.0V | I <sub>CC2</sub>   | Continuous supply current while<br>one bus transmits @ 50% duty<br>cycle, 70Ω resistive load  | -      | -   | 330  | mA              |
|                                    | - DD - COL                                          | I <sub>CC23</sub>  | Continuous supply current while<br>one bus transmits @ 100% duty<br>cycle, 70Ω resistive load | -      | -   | 565  | mA              |
|                                    | $V_{LOGIC} = 5.0V = V_{DD}$                         | I <sub>cc1</sub>   | Not Transmitting                                                                              | -      | -   | 15   | mA              |
| Power Supply Current<br>See Note 1 |                                                     | I <sub>CC2</sub>   | Continuous supply current while<br>one bus transmits @ 50% duty<br>cycle, 70Ω resistive load  | -      | -   | 390  | mA              |
|                                    |                                                     | I <sub>CC23</sub>  | Continuous supply current while<br>one bus transmits @ 100% duty<br>cycle, 70Ω resistive load | -      | -   | 625  | mA              |
|                                    | V <sub>LOGIC</sub> = 3.3V<br>V <sub>DD</sub> = 5.0V | PD <sub>1</sub>    | Not Transmitting                                                                              | -      | -   | 60   | mW              |
| Power Dissipation                  |                                                     | PD <sub>2</sub>    | Transmit one bus @ 50% duty cycle, 70Ω resistive load                                         | -      | -   | 1.25 | w               |
|                                    |                                                     | PD <sub>3</sub>    | Transmit one bus @ 100% duty cycle, 70Ω resistive load                                        | -      | -   | 1.85 | w               |
|                                    |                                                     | PD <sub>1</sub>    | Not Transmitting                                                                              | -      | -   | 60   | mW              |
| Power Dissipation<br>See Note 2    | $V_{LOGIC} = 5.0V = V_{DD}$                         | PD <sub>2</sub>    | Transmit one bus @ 50% duty cycle, 70Ω resistive load                                         | -      |     | 1.45 | w               |
|                                    |                                                     | PD <sub>3</sub>    | Transmit one bus @ 100% duty cycle, 70Ω resistive load                                        | -      |     | 2.00 | w               |
| Logic                              |                                                     |                    |                                                                                               |        |     |      |                 |
| Input Voltage (High)               |                                                     | V                  | All digital inputs, except CLK <sub>IN</sub>                                                  | 2.1    | -   | -    | V               |
|                                    |                                                     | V <sub>IH</sub>    | CLK <sub>IN</sub>                                                                             | 0.8    |     |      | V <sub>DD</sub> |
| Input Voltage (Low)                |                                                     | \/                 | All digital inputs, except $CLK_{\scriptscriptstyle \rm IN}$                                  | -      | -   | 0.7  | V               |
|                                    |                                                     | V <sub>IL</sub>    | CLK                                                                                           |        |     | 0.2  | V <sub>DD</sub> |

|                                            |                           |                   |                                                                | Limits |     |      |       |
|--------------------------------------------|---------------------------|-------------------|----------------------------------------------------------------|--------|-----|------|-------|
| Paramete                                   | rs                        | Symbol            | Conditions                                                     | Min    | Тур | Мах  | Unit  |
| Input Current (High)                       |                           | I <sub>IH</sub>   | $V_{LOGIC} = 3.6V = V_{IH}$                                    | -10    | -   | -10  | μA    |
|                                            |                           |                   | V <sub>LOGIC</sub> = 3.6V, V <sub>IH</sub> = 2.7V              | -350   | -   | -33  | μA    |
|                                            |                           |                   | $V_{LOGIC} = 5.25V = V_{IH}$                                   | -10    | -   | -10  | μA    |
|                                            |                           |                   | V <sub>LOGIC</sub> = 5.25V, V <sub>IH</sub> = 2.7V             | -350   | -   | -50  | μA    |
| Input Current (Low)                        |                           | I <sub>IL</sub>   | V <sub>LOGIC</sub> = 3.6V, V <sub>IL</sub> = 0.4V              | -350   | -   | -33  | μA    |
|                                            |                           |                   | V <sub>LOGIC</sub> = 5.25V, V <sub>IL</sub> = 0.4V             | -350   | -   | -50  | μA    |
| Output Voltage (High)                      |                           | V <sub>oH</sub>   | $V_{LOGIC} = 3.0V, V_{IH} = 2.7V, V_{IL} = 0.2V, I_{OH} = max$ | 2.4    | -   | -    | v     |
|                                            |                           |                   | $V_{LOGIC} = 4.5V, V_{IH} = 2.7V, V_{IL} = 0.2V, I_{OH} = max$ | 2.4    | -   | -    | V     |
| Output Voltage (Low)                       |                           | V <sub>oL</sub>   | $V_{LOGIC} = 3.0V, V_{IH} = 2.7V, V_{IL} = 0.2V, I_{OL} = max$ | -      | -   | 0.4  | v     |
|                                            |                           |                   | $V_{LOGIC} = 4.5V, V_{IH} = 2.7V, V_{IL} = 0.2V, I_{OL} = max$ | -      | -   | 0.4  | v     |
| Output Current (High)                      |                           | І <sub>он</sub>   | V <sub>LOGIC</sub> = 3.0V                                      | -      | -   | -2.2 | mA    |
|                                            |                           |                   | V <sub>LOGIC</sub> = 4.5V                                      | -      | -   | -3.4 | mA    |
| Output Current (Low)                       |                           | I <sub>ol</sub>   | V <sub>LOGIC</sub> = 3.0V                                      | 2.2    | -   | -    | mA    |
|                                            |                           |                   | V <sub>LOGIC</sub> = 4.5V                                      | 3.4    | -   | -    | mA    |
| RECEIVER (Measured at Point "              | AD" in Figure 5 unless o  | otherwise sp      | becified)                                                      |        |     |      |       |
| Input Resistance                           |                           | R <sub>IN</sub>   | Differential                                                   | 20     | -   | -    | kΩ    |
| Input Capacitance                          |                           | C <sub>IN</sub>   | Differential                                                   | -      | -   | 5    | pF    |
| Common Mode Rejection Ratio                |                           | CMRR              |                                                                | 40     | -   | -    | dB    |
| Input Level                                |                           | V <sub>IN</sub>   | Differential                                                   | -      | -   | 9    | Vp-р  |
| Input Common Mode Voltage                  |                           | V <sub>ICM</sub>  |                                                                | -10    | -   | +10  | V-pk  |
| Threshold Voltage                          | Detect                    | V <sub>THD</sub>  | 1 MHz Sine Wave (Measured at<br>Point "AD" in Figure 5)        | 1.2    | -   | 20.0 | Vp-p  |
| (Direct-Coupled)                           | No Detect                 | V <sub>THND</sub> |                                                                | -      | -   | 0.28 | Vp-p  |
| Threshold Voltage<br>(Transformer-Coupled) | Detect                    | V <sub>THD</sub>  | 1 MHz Sine Wave (Measured at<br>Point "AT" in Figure 6)        | 0.86   | -   | 14.0 | Vp-р  |
|                                            | No Detect                 | V <sub>THND</sub> |                                                                | -      | -   | 0.2  | Vp-p  |
| TRANSMITTER (Measured at Po                | int "AD" in Figure 5 unle | ess otherwis      | se specified)                                                  |        |     |      |       |
| Output Voltage                             | Direct Coupled            | V <sub>out</sub>  | 35Ω Load                                                       | 6.0    | 7.0 | 9.0  | Vp-р  |
|                                            | Transformer Coupled       | V <sub>out</sub>  | 70Ω Load (Measured at Point<br>"AT" in Figure 6)               | 20.0   | 22  | 27.0 | Vp-p  |
| Output Noise                               |                           | V <sub>on</sub>   | Differential, Direct Coupled                                   | -      | -   | 10.0 | mVp-p |
| Output Dynamic Offset Voltage              | Direct Coupled            | V <sub>DYN</sub>  | 35Ω Load                                                       | -90    | -   | 90   | mV    |
|                                            | Transformer Coupled       | V <sub>DYN</sub>  | 70Ω Load (Measured at Point<br>"AT" in Figure 6)               | -250   | -   | 250  | mVp   |

| Parameters                                         |             | Symbol            | Conditions                     | Limits |       |      | Ll mit |
|----------------------------------------------------|-------------|-------------------|--------------------------------|--------|-------|------|--------|
|                                                    |             |                   |                                | Min    | Тур   | Мах  | Unit   |
| Rise/Fall Time                                     | HI-62505CQx | t <sub>r/f</sub>  | MIL-STD-1553B compliant        | 100    | 150   | 300  | ns     |
|                                                    | HI-62506CQx | t <sub>r/f</sub>  | McAir compliant                | 200    | 250   | 300  | ns     |
| Output Resistance                                  |             | R <sub>out</sub>  | Differential, not transmitting | 10     | -     | -    | kΩ     |
| Output Capacitance                                 |             | C <sub>OUT</sub>  | 1 MHz sine wave                | -      | -     | 15   | pF     |
| Clock Input                                        |             |                   |                                |        |       |      |        |
|                                                    | (Default)   | CLK <sub>IN</sub> |                                |        | 16.0  |      | MHz    |
| Frequency                                          | (option)    |                   |                                |        | 12.0  |      | MHz    |
|                                                    | (option)    |                   |                                |        | 10.0  |      | MHz    |
|                                                    | (option)    |                   |                                |        | 20.0  |      | MHz    |
| MIL-STD-1553 Message Timing                        |             |                   |                                |        |       |      |        |
| RT-to-RT Response Timeout (mid-parity to mid-sync) |             |                   |                                | 17.5   | 18.5  | 19.5 | μs     |
| RT Response Time (mid-parity to mid-sync)          |             |                   |                                | 4      |       | 7    | μs     |
| Transmitter Watchdog Timeout                       |             |                   |                                |        | 660.5 |      | μs     |

**Note 1:** In actual use, the highest practical transmit duty cycle is 96%, occurring when a Remote Terminal responds to a series of 32 data word transmit commands (RT to BC) repeating with minimum intermessage gap of  $4\mu$ s ( $2\mu$ s dead time) and typical RT response delay of  $5\mu$ s.

**Note 2:** While one bus continuously transmits, the power delivered by the power supply is  $5.0V \times 625$ mA max = 3.125W. Of this, 2.0W is dissipated in the device, the remainder in the load.

#### 5.4. MIL-STD-1553 Bus Interface



Figure 4. Bus Connection Example

#### 5.5. MIL-STD-1553 Test Circuits



Figure 5. MIL-STD-1553 Direct Coupled Test Circuits

#### Each Bus



Figure 6. MIL-STD-1553 Transformer Coupled Test Circuits

### 6. Package Dimensions



Dimensions: inches (mm)

Figure 7. 72-Pin Gull Wing Package Dimensions

### 7. Ordering Information – 72 Pin Gull Wing Package



Note 1: Solder dipped, Sn/Pb solder

## 8. Revision History

| Revi    | Revision Date |                                                                                 | Description of Change                                                                                                      |  |
|---------|---------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| DS6250, | Rev. New      | 05/23/18                                                                        | Initial Release                                                                                                            |  |
|         | Rev. A        | 05/23/19Add package photo to title page.Add dimension units to package drawing. |                                                                                                                            |  |
|         | Rev. B        | 12/20/19                                                                        | Add more detail to block diagram.<br>Add pin diagram and clarify pin descriptions.<br>Other minor updates and corrections. |  |