HI-6300-xxxF

The HI-6300 is a MIL-STD-1553 / MIL-STD-1760 IP core for military and commercial applications. The core is based on Holt’s independently-validated monolithic protocol ICs for MIL-STD-1553, namely Holt’s HI-6130 and MAMBATM families, and is fully software compatible with them.

 

The HI-6300-xxx-F core offers a DO-254 Design Assurance Level A Compliant, independently validated Remote Terminal (RT) and Monitor Terminal (MT) with a synchronous host interface. The terminal communicates with the MIL-STD-1553 buses through a shared dual bus transceiver, HI-1587, and external transformer, also available from Holt. The HI-1587 transceiver features an integrated IP security module necessary to enable the IP. This eliminates the need for a traditional external IP dongle chip, commonly used with other IP solutions. The HI-1587 is also the first MIL-STD-1553 transceiver to have 1.8V, 2.5V and 3.3V compatible digital I/O, making it easier to interface with a broad range of FPGAs.

 

The Holt IP core product includes the HI-6300 IP Core, a Verilog test bench, and supporting documentation, allowing designers to instantiate the core in a variety of FPGA implementations.

 

Contact Holt directly for ordering details and information on DO-254 Certification Package supporting Design Assurance Level A.

 

 

Features

  • Fully software compatible with Holt’s existing hardware solutions: MAMBATM or HI-6130/31 families

  • IP is based on fully validated IC solution

  • Available DO-254 Certification Package supporting Design Assurance Level A

  • Concurrent multi-terminal operation

  • High-performance synchronous Host interface

    • Easy connection to AMBA AXI4 interface protocol or PCI-Express

    • No external IP dongle necessary

  • HI-1587 transceiver has integrated IP security module

    • World’s first MIL-STD-1553 transceiver supporting 1.8V, 2.5V and 3.3V digital I/O
  • 50 MHz or 100 MHz input clock

  • 8K or 64K words error-correcting code (ECC) RAM with built-in self-test (BIST) feature

  • Independent time-tag counters for all terminals with 48-bit option for Monitor Terminal

  • Simple Monitor Terminal (SMT) records commands and data separately, with 16-bit or 48-bit time tag

  • 32-deep Interrupt buffer

  • MIL-STD-1760 Boot mode to initialize RT with Busy Bit set without host intervention

  • API software library supporting Linux, VxWorks and bare metal

 

 

 

Loading...
ADK-6300: HI-6300 IP Core and Zynq Ultrascale+ MPSoC Demonstration Guide

ADK-6300: HI-6300 IP Core and Zynq Ultrascale+ MPSoC Demonstration Guide

This kit serves to aid the developer in integrating the Holt HI-6300 IP Core into a Vivado design. The included software utilizes the Holt API library to demonstrate accessing the Bus Controller (BC), Remote Terminal (RT), and Monitor (MT) features of the IP. The development board used for this demonstration is the Xilinx Zynq UltraScale+ MPSoC ZCU102 Evaluation Kit. An embedded ARM Cortex- A53 interfaces with the HI-6300 IP Core via an AXI4 bus and executes the demonstration software. The demo project is a bare-metal implementation using the Holt API software library. This software is accessible by a terminal console via a USB/UART connector.
More Information